全定制电路教程 -- LVS检查.doc

上传人:11****ws 文档编号:3183761 上传时间:2019-05-24 格式:DOC 页数:5 大小:92KB
下载 相关 举报
全定制电路教程 -- LVS检查.doc_第1页
第1页 / 共5页
全定制电路教程 -- LVS检查.doc_第2页
第2页 / 共5页
全定制电路教程 -- LVS检查.doc_第3页
第3页 / 共5页
全定制电路教程 -- LVS检查.doc_第4页
第4页 / 共5页
全定制电路教程 -- LVS检查.doc_第5页
第5页 / 共5页
亲,该文档总共5页,全部预览完了,如果喜欢就下载吧!
资源描述

1、1. In Layout Editing window, select Verify LVS. Figure 41 should appear. Use the Browse button in LVS window to select that schematic and extracted view you are going to check for equivalence.You should have LVS window as Figure 41. Just click run to start.Figure 41. Running LVS2. When the LVS check

2、 is successful, Figure 42 should appear.Figure 42. Successful completion of an LVS checkTo find your extracted view of inverter, go to library manager and select extracted view. Your extracted view should be like Figure 43.You can see two transistors and a parasitic capacitor which could affect the

3、performance of your inverter.Figure 43. Extracted view of the inverterIn order to perform post extraction simulation, 1. Open up your INV_TB schematic, and start the Affirma Environment.2. Set up simulation environment like Figure 44. (check Simulation in spectre(S) using the Affirma Environment)Fig

4、ure 44. Setting for post simulation3. In Affirma Environment window, Select Setup Environment. 4. In the Environment Options, insert extracted view before the spectreS in the Switch View List like in Figure 45.Figure 45. Inserting extracted view5. Click OK and run simulation. The result should appear like in Figure 46.Figure 46. Post simulation resultIf your circuit meets the specifications, you would be done. If it is not, you would have to change design parameters and do again DRC, Extract, and re-simulate.

展开阅读全文
相关资源
相关搜索

当前位置:首页 > 教育教学资料库 > 精品笔记

Copyright © 2018-2021 Wenke99.com All rights reserved

工信部备案号浙ICP备20026746号-2  

公安局备案号:浙公网安备33038302330469号

本站为C2C交文档易平台,即用户上传的文档直接卖给下载用户,本站只是网络服务中间平台,所有原创文档下载所得归上传人所有,若您发现上传作品侵犯了您的权利,请立刻联系网站客服并提供证据,平台将在3个工作日内予以改正。